Title :
IDDQ failures caused by stress-induced defects
Author :
Lee, Neoh Chia ; Schoonveld, Alex ; Gui, Yun
Author_Institution :
Syst. on Silicon Manuf. Co. Pte. Ltd, Singapore
Abstract :
IDDQ testing is an integrated circuit (IC) test technique that is based on measuring quiescent state power-supply current. It is the single most sensitive yet cost-effective test method and is currently adopted by most semiconductor manufacturers as part of their standard IC reliability test procedure. This paper presents the work that was carried out in studying and identifying possible process-induced root cause(s) resulting in IDDQ test failures of one particular semiconductor lot, thereafter will be referred to as outlier lot. This lot passes IC functional testing but exhibited higher IDDQ-Leakage current behavior and mechanisms are investigated and correlated with stress-induced defects found through physical failure analysis.
Keywords :
electric current measurement; failure analysis; integrated circuit reliability; integrated circuit testing; leakage currents; stress effects; IC reliability test; failure analysis; leakage current behavior; quiescent state power-supply current measurement; semiconductor manufacturers; stress-induced defects; Circuit faults; Circuit testing; Current supplies; Frequency; Integrated circuit testing; Leakage current; Logic testing; Ring oscillators; Scanning electron microscopy; Semiconductor device testing;
Conference_Titel :
Semiconductor Manufacturing, 2007. ISSM 2007. International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4244-1142-9
Electronic_ISBN :
1523-553X
DOI :
10.1109/ISSM.2007.4446894