DocumentCode :
2946237
Title :
Rapid generation of hardware functionality in heterogeneous platforms [FPGA implementation applications]
Author :
Reilly, Darren ; Woods, Roger ; McAllister, John ; Walke, Richard
Author_Institution :
Sch. of Electr. & Electron. Eng., Queen´´s Univ., Belfast, UK
Volume :
5
fYear :
2005
fDate :
18-23 March 2005
Abstract :
One of the key problems in complex digital system design is the rapid generation of efficient hardware functionality. The paper introduces an architecture template for targeting FPGA implementations as part of a dataflow based design flow for heterogeneous platforms, thereby allowing a designer to perform system level optimizations for consistent FPGA performance. The architecture provides scalable capabilities in both communications and processing allowing the core to be scaled to the problem size. Matrix multiplication is used to demonstrate the capabilities of this methodology giving speeds ranging from 121.4 MHz to 188.3 MHz without optimization.
Keywords :
circuit optimisation; data flow graphs; field programmable gate arrays; high level synthesis; matrix multiplication; 121.4 to 188.3 MHz; FPGA implementations; architecture template; complex digital system design; dataflow based design; hardware functionality rapid generation; heterogeneous platforms; matrix multiplication; scalable architecture; system level optimization; Computer architecture; Concurrent computing; Design engineering; Digital systems; Electronic mail; Embedded system; Field programmable gate arrays; Hardware; Real time systems; System-level design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 2005. Proceedings. (ICASSP '05). IEEE International Conference on
ISSN :
1520-6149
Print_ISBN :
0-7803-8874-7
Type :
conf
DOI :
10.1109/ICASSP.2005.1416241
Filename :
1416241
Link To Document :
بازگشت