DocumentCode :
2947187
Title :
A case for guarded power gating for multi-core processors
Author :
Annavaram, Murali
Author_Institution :
Univ. of Southern California, Los Angeles, CA, USA
fYear :
2011
fDate :
12-16 Feb. 2011
Firstpage :
291
Lastpage :
300
Abstract :
Dynamic power management has become an essential part of multi-core processors and associated systems. Dedicated controllers with embedded power management firmware are now an integral part of design in such multi-core server systems. Devising a robust power management policy that meets system-intended functionality across a diverse range of workloads remains a key challenge. One of the primary issues of concern in architecting a power management policy is that of performance degradation beyond a specified limit. A secondary issue is that of negative power savings. Guarding against such “holes” in the management policy is crucial in order to ensure successful deployment and use in real customer environments. It is also important to focus on developing new models and addressing the limitations of current modeling infrastructure, in analyzing alternate management policies during the design of modern multi-core systems. In this concept paper, we highlight the above specific challenges that are faced today by the server chip and system design industry in the area of power management.
Keywords :
firmware; multiprocessing systems; power aware computing; dynamic power management; embedded power management; firmware; guarded power gating; multicore processor; performance degradation; system-intended functionality; Analytical models; Computational modeling; Load modeling; Mathematical model; Sensitivity analysis; Servers; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computer Architecture (HPCA), 2011 IEEE 17th International Symposium on
Conference_Location :
San Antonio, TX
ISSN :
1530-0897
Print_ISBN :
978-1-4244-9432-3
Type :
conf
DOI :
10.1109/HPCA.2011.5749737
Filename :
5749737
Link To Document :
بازگشت