DocumentCode :
2949291
Title :
VHDL-AMS modeling of a multi-standard phase locked loop
Author :
Nicolle, B. ; Geynet, L. ; De Foucauld, E. ; Tatinian, W. ; Jacquemod, G.
Author_Institution :
LEAT, UNSA, Valbonne
fYear :
2005
fDate :
11-14 Dec. 2005
Firstpage :
1
Lastpage :
4
Abstract :
The aim of this study is to provide a high-level VHDL-AMS model for multi-standard phase locked loop in SOI technology. The supported standards are GSM, GPS, DCS, Bluetooth, Wifi and WLAN. The model can be used to evaluate settling times, channel-to-channel transition times and also the timing needed to switch from one standard to another one. VCO noise, propagation time, transistors mismatch and slew rate and filter corner models are taken into account and their influences are evaluated.
Keywords :
circuit analysis computing; phase locked loops; silicon-on-insulator; voltage-controlled oscillators; Bluetooth; DCS; GPS; GSM; SOI technology; VCO noise; VHDL-AMS modeling; WLAN; Wifi; channel-to-channel transition time; filter corner model; multistandard phase locked loop; propagation time; slew rate; transistors mismatch; Bluetooth; Distributed control; Filters; GSM; Global Positioning System; Phase locked loops; Switches; Timing; Voltage-controlled oscillators; Wireless LAN; High-level Modeling; PLL; VHDL-AMS;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2005. ICECS 2005. 12th IEEE International Conference on
Conference_Location :
Gammarth
Print_ISBN :
978-9972-61-100-1
Electronic_ISBN :
978-9972-61-100-1
Type :
conf
DOI :
10.1109/ICECS.2005.4633374
Filename :
4633374
Link To Document :
بازگشت