Title :
A low-radix and low-diameter 3D interconnection network design
Author :
Xu, Yi ; Du, Yu ; Zhao, Bo ; Zhou, Xiuyi ; Zhang, Youtao ; Yang, Jun
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Pittsburgh, Pittsburgh, PA
Abstract :
Interconnection plays an important role in performance and power of CMP designs using deep sub-micron technology. The network-on-chip (NoCs) has been proposed as a scalable and high-bandwidth fabric for interconnect design. The advent of the 3D technology has provided further opportunity to reduce on-chip communication delay. However, the design of the 3D NoC topologies has important distinctions from 2D NoCs or off-chip interconnection networks. First, current 3D stacking technology allows only vertical inter-layer links. Hence, there cannot be direct connections between arbitrary nodes in different layers - the vertical connection topology are essentially fixed. Second, the 3D NoC is highly constrained by the complexity and power of routers and links. Hence, low-radix routers are preferred over high-radix routers for lower power and better heat dissipation. This implies long network latency due to high hop counts in network paths. In this paper, we design a low-diameter 3D network using low-radix routers. Our topology leverages long wires to connect remote intra-layer nodes. We take advantage of the start-of-the-art one-hop vertical communication design and utilize lateral long wires to shorten network paths. Effectively, we implement a small-to-medium sized clique network in different layers of a 3D chip. The resulting topology generates a diameter of 3-hop only network, using routers of the same radix as 3D mesh routers. The proposed network shows up to 29% of network latency reduction, up to 10% throughput improvement, and up to 24% energy reduction, when compared to a 3D mesh network.
Keywords :
digital arithmetic; logic design; multiprocessor interconnection networks; network routing; network topology; network-on-chip; 3D network-on-chip topology design; 3D stacking technology; chip multiprocessor; low radix router; low-diameter 3D interconnection network design; one-hop vertical communication design; small-to-medium sized clique network; sub-micron technology; Delay; Fabrics; Mesh generation; Mesh networks; Multiprocessor interconnection networks; Network topology; Network-on-a-chip; Stacking; Throughput; Wires;
Conference_Titel :
High Performance Computer Architecture, 2009. HPCA 2009. IEEE 15th International Symposium on
Conference_Location :
Raleigh, NC
Print_ISBN :
978-1-4244-2932-5
DOI :
10.1109/HPCA.2009.4798234