DocumentCode :
2949728
Title :
Soft error vulnerability aware process variation mitigation
Author :
Fu, Xin ; Li, Tao ; Fortes, José A B
Author_Institution :
Dept. of ECE, Univ. of Florida, Gainesville, FL
fYear :
2009
fDate :
14-18 Feb. 2009
Firstpage :
93
Lastpage :
104
Abstract :
As transistor process technology approaches the nanometer scale, process variation significantly affects the design and optimization of high performance microprocessors. Prior studies have shown that chip operating frequency and leakage power can have large variations due to fluctuations in transistor gate length and sub-threshold voltage. In this work, we study the impact of process variation on microarchitecture soft error robustness, an increasing reliability design challenge in the billion-transistor chip era. We explore two techniques that can effectively mitigate the effect of design parameter variation while significantly enhancing microarchitecture soft error reliability. Our first technique is entry-based. It tolerates the deleterious impact of variable latency techniques on soft error reliability by reducing the quantity and residency cycle of vulnerable bits in the microarchitecture structure at a fine granularity. Our second technique is structure-based. It applies body biasing schemes to dynamically adapt transistor sub-threshold voltage (and hence device-level soft error robustness) to the program reliability characteristics at a coarse granularity. We also combine the two techniques which further produces improved results. Compared to existing process variation tolerant schemes, our proposed techniques achieve optimal trade-offs between reliability, performance, and power. To our knowledge, this paper presents the first study on characterizing and optimizing processor microarchitecture resilience to soft errors in light of process variation.
Keywords :
integrated circuit design; integrated circuit reliability; logic design; microprocessor chips; coarse granularity; high performance microprocessors; microarchitecture soft error reliability; microarchitecture soft error robustness; soft error vulnerability aware process variation mitigation; subthreshold voltage; transistor gate length; CMOS technology; Circuits; Delay; Fluctuations; Frequency estimation; Microarchitecture; Microprocessors; Registers; Robustness; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computer Architecture, 2009. HPCA 2009. IEEE 15th International Symposium on
Conference_Location :
Raleigh, NC
ISSN :
1530-0897
Print_ISBN :
978-1-4244-2932-5
Type :
conf
DOI :
10.1109/HPCA.2009.4798241
Filename :
4798241
Link To Document :
بازگشت