DocumentCode :
2951386
Title :
A 42 mW 2 GS/s 4-bit flash ADC in 0.18-μm CMOS
Author :
Wu, Lianhong ; Huang, Fengyi ; Gao, Yang ; Wang, Yan ; Cheng, Jia
Author_Institution :
RF & OEIC Res. Inst., Southeast Univ., Nanjing, China
fYear :
2009
fDate :
13-15 Nov. 2009
Firstpage :
1
Lastpage :
5
Abstract :
A low power 4-bit 2 GS/s flash ADC is presented. To enhance the speed, the analog part of the ADC is fully pipelined; reset switches are inserted into preamplifiers and comparators for fast overdrive recovery. Post-simulation results show that the peak DNL and INL are 0.04 LSB and 0.06 LSB, respectively. With 970.2 MHz input, the SFDR and ENOB achieve 33.2 dB and 3.61 bits at 2 GS/s. the ADC occupies 0.32 mm2 active area in 0.18-μm CMOS process and consumes 42 mW with a 1.8 V power supply.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; comparators (circuits); preamplifiers; CMOS process; ENOB; SFDR; comparators; flash ADC; frequency 970.2 MHz; overdrive recovery; power 42 mW; preamplifiers; reset switches; size 0.18 μm; voltage 1.8 V; word length 4 bit; CMOS technology; Circuits; Clocks; Latches; Preamplifiers; Reflective binary codes; Sampling methods; Strontium; Switches; Voltage; A/D converter; comparator; encoder; flash ADC; gray codes; overdrive recovery;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Communications & Signal Processing, 2009. WCSP 2009. International Conference on
Conference_Location :
Nanjing
Print_ISBN :
978-1-4244-4856-2
Electronic_ISBN :
978-1-4244-5668-0
Type :
conf
DOI :
10.1109/WCSP.2009.5371596
Filename :
5371596
Link To Document :
بازگشت