DocumentCode :
2951672
Title :
280mV sense amplifier designed in 28nm UTBB FD-SOI technology using back-biasing control
Author :
Feki, Afef ; Turgis, D. ; Lafont, Jean Christophe ; Allard, Bruno
Author_Institution :
STMicroelectron., Crolles, France
fYear :
2013
fDate :
7-10 Oct. 2013
Firstpage :
1
Lastpage :
2
Abstract :
Sub-threshold operation of circuits becomes more and more attractive due to the ultra-low power consumption. Static Random Access Memory (SRAM) faces an important limitation in read access time that prevents high frequency operation and the possible applications. The read access time under ultra-low voltage (ULV) operation is mainly dictated by the read current of the SRAM bit cell and the bit line effective capacitance. The full swing sensing is a practical approach to circumvent the poor performances of sense amplifiers (SA) under ULV operation. This paper details first the optimization of a differential voltage-sense amplifier under ULV for SRAMs with differential bit lines. Second an unbalanced voltage-sense amplifier is presented for single-ended reading under ULV. Both circuits exploit the benefit of 28nm FDSOI and back biasing technique to improve SAs´ performances, namely the delay. Both ultra-wide voltage-range SAs achieve satisfying operation down to 280mV power supply. Simulation results are presented regarding a 1K×32 L1 cache test chip to be fabricated in 28FDSOI technology.
Keywords :
SRAM chips; capacitance; circuit optimisation; differential amplifiers; low-power electronics; silicon-on-insulator; SRAM bit cell; UTBB FD-SOI technology; back-biasing control; bit line effective capacitance; differential voltage-sense amplifier; full swing sensing; read access time; single-ended reading; size 28 nm; static random access memory; subthreshold operation; ultralow power consumption; ultralow voltage operation; unbalanced voltage-sense amplifier; voltage 280 mV; Delays; Optimization; Random access memory; Sensors; Simulation; Threshold voltage; Time-frequency analysis; Delay; Differential sensing; FDSOI; Offset; SRAM; Sub-threshold Design; ULV Bit-cell; Unbalanced sense amplifier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), 2013 IEEE
Conference_Location :
Monterey, CA
Type :
conf
DOI :
10.1109/S3S.2013.6716525
Filename :
6716525
Link To Document :
بازگشت