• DocumentCode
    2952328
  • Title

    Design and optimization of CMOS OTA with gm/Id methodology using EKV model for RF frequency synthesizer application.

  • Author

    Ayed, Amine ; Ghariani, Hamadi ; Samet, Mounir

  • Author_Institution
    Lab. d´´Electron. et Technol. de l´´Inf., Ecole Nat. d´´Ing. de Sfax, Sfax
  • fYear
    2005
  • fDate
    11-14 Dec. 2005
  • Firstpage
    1
  • Lastpage
    5
  • Abstract
    In this paper, we will focus exclusively in the obtention of optimum power designs, using the (gm/ID) methodology. The introduction of a simple, gain bandwidth driven, automatic design algorithm for OTA is used as a starting point for the review of more advanced design methodology. This review leads to an automatic synthesis algorithm developed in MATLAB which systematically transits from high level specifications (total settling time) to the amplifier specifications (gain-bandwidth, slew rate) and then to transistor sizing. The design obtained complies with the high level specifications with minimum power consumption. Two main lines of study are followed here. The study of architectures for input and output stages that are suitable to be used on different environmental conditions, allow us to obtain an opamp cell that can be used in an ample spectrum of low-voltage, micropower applications. The second line of study in analog design reuse focuses on the possibility of circuit performance tuning through the bias current, where preliminary results have already been obtained . The idea in this technique is to tune the power-speed trade off of the opamp cell using the bias current while keeping the performance in all other aspects.
  • Keywords
    CMOS analogue integrated circuits; frequency synthesizers; integrated circuit design; operational amplifiers; CMOS OTA design; EKV model; MATLAB; RF frequency synthesizer application; automatic design algorithm; bias current; gain bandwidth driven; gm-Id methodology; minimum power consumption; opamp cell; transistor sizing; Algorithm design and analysis; Bandwidth; Circuit optimization; Design methodology; Design optimization; Frequency synthesizers; MATLAB; Mathematical model; Radio frequency; Semiconductor device modeling;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electronics, Circuits and Systems, 2005. ICECS 2005. 12th IEEE International Conference on
  • Conference_Location
    Gammarth
  • Print_ISBN
    978-9972-61-100-1
  • Electronic_ISBN
    978-9972-61-100-1
  • Type

    conf

  • DOI
    10.1109/ICECS.2005.4633562
  • Filename
    4633562