DocumentCode :
2952757
Title :
New observation on gate-induced drain leakage in Silicon nanowire transistors with Epi-Free CMOS compatible technology on SOI substrate
Author :
Jiewen Fan ; Ming Li ; Xiaoyan Xu ; Ru Huang
Author_Institution :
Insititute of Microelectron., Peking Univ., Beijing, China
fYear :
2013
fDate :
7-10 Oct. 2013
Firstpage :
1
Lastpage :
2
Abstract :
As a promising transistors beyond 22nm technology node, Silicon nanowire (Si NW) transistor has attracted a lot of attentions recently [1]-[4]. Due to its unique gate-all-around (GAA) structure, Si NW transistor provides enhanced gate controllability and reduced sub-threshold leakage. However, gate-induced drain leakage (GIDL) as another primary leakage mechanism is still challenging [5][6]. In addition, due to the lateral parasitic bipolar junction transistor (PBJT), GIDL can be further enhanced in floating body transistors including Si NW transistor [7]. Unfortunately, few work on the origin sources and mechanism of GIDL in Si NW transistors have been reported up to now. In this paper, we have successfully fabricated Si NW transistors of high driving current with diameter down to 10nm on SOI substrate. More serious GIDL at low |Vgs| in Si NW transistor is observed compared with planar devices, which results from the strong gate-controlled longitudinal band-to-band tunneling (L-BTBT) of Si NW transistor, rather than traditional vertical BTBT in planar device. The dependence of GIDL on geometry parameters is also evaluated for further optimization.
Keywords :
CMOS analogue integrated circuits; bipolar transistors; elemental semiconductors; nanowires; silicon; silicon-on-insulator; GAA structure; GIDL; SOI substrate; driving current; enhanced gate controllability; epi-free CMOS compatible technology; floating body transistors; gate-all-around structure; gate-controlled L-BTBT; gate-controlled longitudinal band-to-band tunneling; gate-induced drain leakage; geometry parameter; lateral PBJT; lateral parasitic bipolar junction transistor; planar devices; primary leakage mechanism; silicon NW transistor; silicon nanowire transistors; subthreshold leakage reduction; vertical BTBT; Electric fields; Logic gates; Oxidation; Silicon; Substrates; Transistors; Tunneling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), 2013 IEEE
Conference_Location :
Monterey, CA
Type :
conf
DOI :
10.1109/S3S.2013.6716583
Filename :
6716583
Link To Document :
بازگشت