DocumentCode :
2954033
Title :
An Analytical Approach to Direct IP Protection of VLSI Floorplans
Author :
Saha, Debasri ; Sur-Kolay, Susmita
Author_Institution :
Adv. Comput. & Microelectron. Unit, Indian Stat. Inst., Kolkata
fYear :
2008
fDate :
8-10 Dec. 2008
Firstpage :
1
Lastpage :
6
Abstract :
In the DSM VLSI technology, wide-spread design reuse to meet customer´s requirements in time enhances the probability of infringement of intellectual property (IP) of VLSI physical design. In design storage or during design transmission between two parties, encryption of a design file is a well-known technique to protect a design against hacking, although it takes significantly long time to encrypt large design files. While encryption basically substitutes and shuffles the bits/ASCII values of a file to conceal the contents of the file, the IP value of a design obtained from optimized partitioning, floorplanning and placement can be protected by redistribution of design elements in the modules and exchanging the locations and orientations of the design modules. As security of design through perturbation exploits the basic properties of physical design, this technique is applicable to protect any intermediate phase, not restricted to binary/ASCII GDSII/OASIS file format only. In this paper, encoding moves for various floorplan representations are analyzed in terms of their time and space requirements. Experimental results on MCNC benchmarks are encouraging.
Keywords :
VLSI; cryptography; industrial property; integrated circuit layout; DSM VLSI technology; VLSI floorplans; VLSI physical design; binary/ASCII GDSII/OASIS file format; direct IP protection; encoding; encryption; intellectual property; optimized partitioning; Cryptography; Degradation; Design optimization; Encoding; Field programmable gate arrays; Intellectual property; Protection; Region 10; Space technology; Very large scale integration; Direct intellectual property protection; VLSI floorplans; cryptanalysis; floorplan representations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial and Information Systems, 2008. ICIIS 2008. IEEE Region 10 and the Third international Conference on
Conference_Location :
Kharagpur
Print_ISBN :
978-1-4244-2806-9
Electronic_ISBN :
978-1-4244-2806-9
Type :
conf
DOI :
10.1109/ICIINFS.2008.4798478
Filename :
4798478
Link To Document :
بازگشت