DocumentCode :
2954061
Title :
Power estimation for architectural exploration of HW/SW communication on system-level buses
Author :
Fornaciari, William ; Sciuto, Donatella ; Silvano, Cristina
Author_Institution :
Politecnico di Milano, Italy
fYear :
1999
fDate :
1999
Firstpage :
152
Lastpage :
156
Abstract :
The power consumption due to the HW/SW communication on system-level buses represents one of the major contributions to the overall power budget. A model to estimate the switching activity of the on-chip and off-chip buses at the system-level has been defined to evaluate the power dissipation and to compare the effectiveness of power optimization techniques. The paper aims at providing a framework for architectural exploration of a system design, focusing on the power consumption estimation of memory communication. Experimental results, conducted on bus streams generated by a real microprocessor and a stream generator, show how the variation of cache parameters and the introduction of bus encoding at the different levels on the memory hierarchy can affect the system power dissipation. Therefore, the proposed model can be effectively adopted to appropriately configure the memory hierarchy and the system bus architecture from the power standpoint
Keywords :
encoding; hardware-software codesign; systems analysis; HW/SW communication; architectural exploration; memory communication; power budget; power estimation; power optimization techniques; real microprocessor; stream generator; switching activity; system design; system-level buses; Bandwidth; Capacitance; Costs; Encoding; Energy consumption; Microprocessors; Power dissipation; Power generation; Power system modeling; System buses;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware/Software Codesign, 1999. (CODES '99) Proceedings of the Seventh International Workshop on
Conference_Location :
Rome
ISSN :
1092-6100
Print_ISBN :
1-58113-132-1
Type :
conf
DOI :
10.1109/HSC.1999.777411
Filename :
777411
Link To Document :
بازگشت