DocumentCode :
2954077
Title :
Jitter issues in clock conditioning with FPGAs
Author :
Aloisio, A. ; Giordano, R. ; Izzo, V.
Author_Institution :
Dipt. di Sci. Fis., Univ. di Napoli Federico II, Naples, Italy
fYear :
2010
fDate :
24-28 May 2010
Firstpage :
1
Lastpage :
6
Abstract :
Embedded Delay Locked Loops (DLLs) and Phase Locked Loops (PLLs) are available as hard-macros in the latest Field Programmable Gate Arrays. The main features offered by DLLs and PLLs are clock phase de-skewing, frequency synthesis (multiplication or division) and jitter filtering. The clock signal at the output of a DLL or a PLL has a phase noise (or jitter), which has to be taken into account in timing sensitive applications, such as analog-to-digital conversion, time measurements or high-speed serial links. In this work we present the results of jitter analysis conducted on PLLs and DLLs embedded in a Xilinx Virtex 5 FPGA. We explored different configurations (clock multiplication and clock network de-skew) of PLLs and DLLs, at different frequencies.
Keywords :
clocks; delay lock loops; field programmable gate arrays; jitter; phase locked loops; DLL; PLL; Xilinx Virtex 5 FPGA; analog-to-digital conversion; clock conditioning; clock multiplication; clock network de-skew; clock phase de-skewing; clock signal; embedded delay locked loops; field programmable gate arrays; frequency synthesis; jitter analysis; jitter filtering; phase locked loops; phase noise; time measurement; Clocks; Field programmable gate arrays; Filtering; Frequency measurement; Jitter; Phase locked loops; Phase noise; DLL; FPGA; PLL; jitter; phase noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Real Time Conference (RT), 2010 17th IEEE-NPSS
Conference_Location :
Lisbon
Print_ISBN :
978-1-4244-7108-9
Type :
conf
DOI :
10.1109/RTC.2010.5750386
Filename :
5750386
Link To Document :
بازگشت