DocumentCode :
2954102
Title :
A statechart based HW/SW codesign system
Author :
Bates, I.D. ; Chester, E.G. ; Kinniment, D.J.
Author_Institution :
EPSRC Eng. Design Centre, Newcastle upon Tyne Univ., UK
fYear :
1999
fDate :
1999
Firstpage :
162
Lastpage :
166
Abstract :
The Codesign Finite State Machine (CFSM) formal model provides a suitable approach for the description of hardware/software systems. The POLIS tool from Berkeley implements the CFSM methodology but currently relies on the textually based Esterel specification language as a high level for the description of individual CFSMs. The designer must then use the Ptolemy simulator to interconnect the CFSM network and perform co-simulation. This paper describes work in progress in developing a system which instead aims to use StatemateTM, a statechart based tool for seamless specification and co-simulation of the entire CFSM network, whilst using the POLIS tool for `C´, VHDL code generation and performance estimation. This technique should give the clear advantages of using a graphical specification language together with a uniform co-simulation framework
Keywords :
finite state machines; hardware description languages; hardware-software codesign; specification languages; Codesign Finite State Machine; POLIS tool; VHDL code generation; co-simulation; hardware/software systems; performance estimation; statechart based tool; Automata; Design engineering; Hardware; LAN interconnection; Software performance; Software systems; Software tools; Specification languages; State estimation; Vegetation mapping;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware/Software Codesign, 1999. (CODES '99) Proceedings of the Seventh International Workshop on
Conference_Location :
Rome
ISSN :
1092-6100
Print_ISBN :
1-58113-132-1
Type :
conf
DOI :
10.1109/HSC.1999.777413
Filename :
777413
Link To Document :
بازگشت