DocumentCode :
2954958
Title :
A monolithic 16-bit A/D converter
Author :
Ruoxu, Wang
Author_Institution :
Sichuan Inst. of Solid-State Circuits, Chongqing, China
fYear :
1996
fDate :
21-24 Oct 1996
Firstpage :
256
Lastpage :
259
Abstract :
a 16-bit successive-approximation-type monolithic A/D converter is described. In the internal D/A converter a dynamic current divider based on dynamic element matching is used to obtain the required high accuracy of the six most significant bits. To construct the ten least significant bits a master-slave ladder and passive divider network based on emitter scaling of transistors is used. The successive approximation register (SAR) is capable of achieving high-speed conversion without the use of clock-controlled logic circuits. The conversion time is about 15 μs. Both the linearity and differential linearity errors are less than 0.0015% FSR. The chip is processed in a standard p-n junction isolated 3 μm bipolar technology and the die size is 5.12×6.12 mm2
Keywords :
analogue-digital conversion; bipolar integrated circuits; isolation technology; 15 mus; 16 bit; 3 micron; bipolar ADC; dynamic current divide; dynamic element matching; high-speed conversion; master-slave ladder; monolithic A/D converter; p-n junction isolated bipolar technology; passive divider network; successive-approximation-type; Clocks; Isolation technology; Linearity; Logic circuits; Master-slave; P-n junctions; Registers; Resistors; Signal processing; Solid state circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 1996., 2nd International Conference on
Conference_Location :
Shanghai
Print_ISBN :
7-5439-0940-5
Type :
conf
DOI :
10.1109/ICASIC.1996.562801
Filename :
562801
Link To Document :
بازگشت