DocumentCode :
2955561
Title :
Design tradeoffs in a 0.5V 65nm CMOS folded cascode OTA
Author :
Cabebe, Marie Joyce ; Gallego, Charlee Dave ; Hizon, John Richard ; Alarcon, Louis
Author_Institution :
Electr. & Electron. Eng. Inst., Univ. of the Philippines Diliman, Quezon City, Philippines
fYear :
2013
fDate :
17-19 April 2013
Firstpage :
293
Lastpage :
297
Abstract :
Two folded cascode OTA topologies are designed with low power consumption, tolerable device mismatch, and good performance parameters for 0.5 V supply. The first circuit is a complementary differential to single-ended folded cascode with 34.65 dB gain, 22 MHz unity-gain bandwidth and 62.3 μW power consumption, while the second circuit is a dual-ended folded cascode and common source stage with 64.2 dB gain, 2.1 MHz unity-gain bandwidth, and 150 μW power consumption.
Keywords :
CMOS integrated circuits; low-power electronics; operational amplifiers; common source stage; complementary differential to single-ended folded cascode; design tradeoffs; dual-ended folded cascode; folded cascode OTA topologies; frequency 2.1 MHz; frequency 22 MHz; gain 34.65 dB; gain 64.2 dB; power 150 muW; power 62.3 muW; size 65 nm; voltage 0.5 V; Bandwidth; Gain; Layout; Power demand; Topology; Transconductance; Transistors; OTA; V*; device mismatch; folded cascode;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON Spring Conference, 2013 IEEE
Conference_Location :
Sydney, NSW
Print_ISBN :
978-1-4673-6347-1
Type :
conf
DOI :
10.1109/TENCONSpring.2013.6584458
Filename :
6584458
Link To Document :
بازگشت