DocumentCode :
2955767
Title :
Fast and robust CMOS double pipeline using new TSPC multiplexer and demultiplexer
Author :
Yuan, Jiren ; Svensson, Christer
Author_Institution :
Dept. of Phys. & Meas. Technol., Linkoping Univ., Sweden
fYear :
1996
fDate :
21-24 Oct 1996
Firstpage :
271
Lastpage :
274
Abstract :
New multiplexer and demultiplexer are proposed for a fast and robust CMOS double pipeline, based on new TSPC latches. The speed bottlenecks of the CMOS double pipeline are consequently removed and the critical delays are reduced by a factor of two approximately. The input latching window is widened significantly by reducing the input hold times. The robustness of the double pipeline is thus improved. A single clock is used throughout the whole structure. Simulation results are presented, showing the increased speed and the reduced hold times
Keywords :
CMOS logic circuits; application specific integrated circuits; demultiplexing equipment; multiplexing equipment; pipeline processing; time division multiplexing; timing; CMOS double pipeline; TSPC demultiplexer; TSPC latches; TSPC multiplexer; critical delays reduction; true single phase clocking; CMOS technology; Clocks; Delay; Demultiplexing; Digital signal processing; Multiplexing; Physics; Pipelines; Robustness; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 1996., 2nd International Conference on
Conference_Location :
Shanghai
Print_ISBN :
7-5439-0940-5
Type :
conf
DOI :
10.1109/ICASIC.1996.562805
Filename :
562805
Link To Document :
بازگشت