DocumentCode :
2956326
Title :
Defect-Tolerant Logic Mapping on Nanoscale Crossbar Architectures and Yield Analysis
Author :
Su, Yehua ; Rao, Wenjing
Author_Institution :
ECE Dept., Univ. of Illinois at Chicago, Chicago, IL, USA
fYear :
2009
fDate :
7-9 Oct. 2009
Firstpage :
322
Lastpage :
330
Abstract :
Crossbar architectures are promising in the emerging nanoelectronic environment. However, fabrication processes for nano-scale circuits introduce numerous defects. Logic mapping on these defective nanofabrics thus emerges as a fundamental challenge. We establish a mathematical model for the logic mapping problem, followed by a probabilistic analysis to gain yield information. Since the most challenging part of the problem is the exponential runtime in searching for a solution, we examine the practical perspective of yield where a runtime limit is imposed. Yield improvement can be achieved through one of two ways: adding hardware redundancy by increasing crossbar size or allowing longer runtime. It turns out that correlations in the mapping solution space play an essential role on the complexity of the problem. Therefore, developing effective mechanisms to improve yield requires insights and analysis on correlations in the solution space. The analysis provided in this paper reveals the following points. Even though yield can always be improved through increasing crossbar size, the improvement gained by increasing crossbar size has a theoretical upperbound when a runtime limit is imposed. Consequently, there exists an optimal size for a crossbar to improve yield effectively within a runtime limit. Last but not least, for large-sized logic functions, longer runtime can be invested to improve yield significantly.
Keywords :
fault tolerance; integrated circuit yield; logic design; nanotechnology; probability; defect-tolerant logic mapping; defective nanofabrics; hardware redundancy; nanofabrication; nanoscale crossbar architectures; probabilistic analysis; yield analysis; yield improvement; CMOS technology; Circuits; Fault tolerant systems; Hardware; Logic functions; Nanoscale devices; Runtime; Self-assembly; Switches; Wires; Crossbar Architectures; Defect Modeling; Defect Tolerant; Logic Implementation; Yield Analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2009. DFT '09. 24th IEEE International Symposium on
Conference_Location :
Chicago, IL
ISSN :
1550-5774
Print_ISBN :
978-0-7695-3839-6
Type :
conf
DOI :
10.1109/DFT.2009.16
Filename :
5372240
Link To Document :
بازگشت