DocumentCode :
2956685
Title :
Design and implementation of a SHARC digital signal processor core in Verilog HDL
Author :
Mozaffar, N. ; Azeemi, N.Z.
Author_Institution :
Dept. of Hardware, Streaming Networks Pvt. Ltd., Islamabad, Pakistan
fYear :
2003
fDate :
8-9 Dec. 2003
Firstpage :
247
Lastpage :
252
Abstract :
This work describes the design and implementation of an 8-bit fixed point digital signal processor core in Verilog HDL. The architecture exploits the principles of pipelining and parallelism in order to obtain high speed and throughput. The modules of the design fit on a Xilinx XC4010XL FPGA with 130 K gates running at a clock frequency of 32.31 MHz. The proposed architecture follows the Analog Devices SHARC® (super Harvard architecture) DSP standard. This DSP architecture balances a high performance processor core with high performance buses, program memory (PM) and data memory (DM). In the core, every instruction can execute in a single cycle. The buses and instruction cache provide rapid, unimpeded dataflow to the core to maintain the execution rate.
Keywords :
digital signal processing chips; field programmable gate arrays; hardware description languages; integrated circuit design; logic CAD; parallel architectures; pipeline processing; 32.31 MHz; 8-bit fixed point DSP core; Analog Devices SHARC DSP standard; SHARC digital signal processor core; Verilog HDL; Xilinx XC4010XL FPGA; data memory; dataflow; instruction cache; parallel architecture; pipeline architecture; program memory; super Harvard architecture; Clocks; Delta modulation; Digital signal processing; Digital signal processors; Field programmable gate arrays; Frequency; Hardware design languages; Pipeline processing; Signal design; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multi Topic Conference, 2003. INMIC 2003. 7th International
Print_ISBN :
0-7803-8183-1
Type :
conf
DOI :
10.1109/INMIC.2003.1416716
Filename :
1416716
Link To Document :
بازگشت