DocumentCode :
2958056
Title :
A Segmented Analog Calibration Scheme for Low-Power Multi-Bit Pipeline ADCs
Author :
Adeniran, Olujide A. ; Demosthenous, Andreas
Author_Institution :
Univ. Coll. London, London
fYear :
2006
fDate :
10-13 Dec. 2006
Firstpage :
128
Lastpage :
131
Abstract :
A segmented background calibration scheme for low-power, high-resolution (>10-bit) multi-bit pipeline analog-to-digital converters (ADCs) is described. The technique uses a low-bandwidth, high-precision DeltaSigma modulator for MDAC residue digitization, thus negating the need for an ultra-low offset analog comparator. Behavioral simulation results for 1% MDAC capacitor mismatch, show signal-to-noise-plus-distortion ratio (SNDR) improvement of 19 dB and spurious-free-dynamic-range (SFDR) improvement of 24 dB over an uncalibrated 12-bit ADC. The scheme has small digital and analog silicon area and power consumption overhead, thus making it suitable for low-power video-rate ADCs for mobile applications.
Keywords :
analogue-digital conversion; calibration; low-power electronics; analog-to-digital converters; segmented analog calibration scheme; signal-to-noise-plus-distortion ratio; word length 12 bit; Bandwidth; Calibration; Capacitors; Digital video broadcasting; Energy consumption; Error correction; Handheld computers; Pipelines; Redundancy; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2006. ICECS '06. 13th IEEE International Conference on
Conference_Location :
Nice
Print_ISBN :
1-4244-0395-2
Electronic_ISBN :
1-4244-0395-2
Type :
conf
DOI :
10.1109/ICECS.2006.379736
Filename :
4263320
Link To Document :
بازگشت