DocumentCode :
2959244
Title :
Strategy to disentangle multiple faults to identify random defects within test structures
Author :
Hess, Christopher ; Weiland, Larg H.
Author_Institution :
Inst. of Comput. Design & Fault Tolerance, Karlsruhe Univ., Germany
fYear :
1998
fDate :
23-26 Mar 1998
Firstpage :
141
Lastpage :
146
Abstract :
Defect inspection is required for process control and to enhance chip yield. Electrical measurements at test structures are commonly used to detect faults. To improve the accuracy in order to evaluate the defects that have caused such faults, this paper presents a strategy to analyze single and multiple faults to precisely determine the number, layer and location of randomly distributed defects within a test structure layout. For this purpose, we first discuss the possibilities for fault analysis within known test structure layouts. We then present modified test structure layouts to improve the analysis of multiple faults. Finally, we introduce a methodology to disentangle multiple faults by calculating and comparing the probability of possible defect locations within large test structure layout areas
Keywords :
circuit analysis computing; failure analysis; fault location; inspection; integrated circuit layout; integrated circuit testing; integrated circuit yield; probability; process control; production testing; chip yield; defect inspection; defect location; defect location probability; electrical measurements; fault analysis; fault detection; modified test structure layouts; multiple fault analysis; multiple fault disentanglement strategy; multiple faults; process control; random defect identification; randomly distributed defects; single faults; test structure layout; test structure layout areas; test structure layouts; test structures; Circuit faults; Circuit testing; Electric variables measurement; Electrical fault detection; Fault detection; Fault diagnosis; Fault tolerance; Process control; Semiconductor device measurement; Semiconductor device testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronic Test Structures, 1998. ICMTS 1998., Proceedings of the 1998 International Conference on
Conference_Location :
Kanazawa
Print_ISBN :
0-7803-4348-4
Type :
conf
DOI :
10.1109/ICMTS.1998.688058
Filename :
688058
Link To Document :
بازگشت