• DocumentCode
    2959435
  • Title

    TopGen: A new algorithm for automatic topology generation for Network on Chip architectures to reduce power consumption

  • Author

    Ar, Yilmaz ; Tosun, Suleyman ; Kaplan, Hasan

  • Author_Institution
    Comput. Eng. Dept., Ankara Univ., Ankara, Turkey
  • fYear
    2009
  • fDate
    14-16 Oct. 2009
  • Firstpage
    1
  • Lastpage
    5
  • Abstract
    The number of processors and storage elements on a single chip increased significantly as a result of shrinking technology sizes. However, this rapid component increase on systems made the traditional bus-based communication structures problematic since the components needed long interconnection lines. The distribution of the clock over the entire chip became almost impossible on huge systems because of the clock propagation and synchronization. Additionally, the power consumption on the interconnection lines became more critical than the computational blocks. Network-on-chip (NoC) has been introduced in the beginning of this millennium as an alternative to bus-based and point-to-point communication structures. NoC architectures made it possible to limit the length of interconnections by dividing them among routers and the components are connected the routers allowing sending data any time without synchronization problems. However, these additional components also brought extra power consumption on the system. To minimize this power consumption, the given application should be mapped on the optimized topology, which can be either a regular topology or irregular topology. Irregular topologies are a good candidate for optimization; however, there is still need for algorithms for topology generation. In this paper, we present an irregular application specific topology generation algorithm (TopGen) for Network-on-Chip architectures. We applied TopGen on some real multimedia benchmarks and compared with existing algorithms. We achieved up to 22% power savings.
  • Keywords
    multiprocessor interconnection networks; network routing; network topology; network-on-chip; optimisation; power consumption; TopGen; automatic topology generation; interconnections; network-on-chip architectures; optimization; power consumption; routers; Clocks; Computer architecture; Computer networks; Energy consumption; Network topology; Network-on-a-chip; Power engineering and energy; Power engineering computing; Power generation; Synchronization;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Application of Information and Communication Technologies, 2009. AICT 2009. International Conference on
  • Conference_Location
    Baku
  • Print_ISBN
    978-1-4244-4739-8
  • Electronic_ISBN
    978-1-4244-4740-4
  • Type

    conf

  • DOI
    10.1109/ICAICT.2009.5372522
  • Filename
    5372522