DocumentCode :
2959563
Title :
A Parallel-In Serial-Out Multiplier Using Redundant Representation for A Class of Finite Fields
Author :
Namin, Ashkan Hosseinzadeh ; Wu, Huapeng ; Ahmadi, Majid
Author_Institution :
Windsor Univ., Windsor
fYear :
2006
fDate :
10-13 Dec. 2006
Firstpage :
502
Lastpage :
505
Abstract :
A new parallel-in serial-out finite field multiplier using redundant representation for a class of fields is proposed. It has been shown that the proposed architecture has significantly lower complexity in comparison to the previously proposed architectures using the same representation. The new multiplier can be implemented in a hybrid fashion or at digit-level, which provides the designer with considerable amount of area-speed trade-offs. FPGA implementation of the proposed multiplier is also presented and compared with FPGA realization of a previously proposed multiplier.
Keywords :
Galois fields; digital arithmetic; field programmable gate arrays; multiplying circuits; FPGA; finite fields; parallel-in serial-out multiplier; redundant representation; Arithmetic; Computer architecture; Elliptic curve cryptography; Elliptic curves; Field programmable gate arrays; Galois fields; Hardware; Polynomials; Proposals; Public key cryptography;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2006. ICECS '06. 13th IEEE International Conference on
Conference_Location :
Nice
Print_ISBN :
1-4244-0395-2
Electronic_ISBN :
1-4244-0395-2
Type :
conf
DOI :
10.1109/ICECS.2006.379835
Filename :
4263413
Link To Document :
بازگشت