DocumentCode :
2959605
Title :
Delay Optimized Redundant Binary Adders
Author :
Jose, Bijoy ; Radhakrishnan, Damu
Author_Institution :
State Univ. of New York, New York
fYear :
2006
fDate :
10-13 Dec. 2006
Firstpage :
514
Lastpage :
517
Abstract :
Redundant binary adders And wide applications in arithmetic circuits because of their constant time addition property. In this paper we present three redundant binary adders, the first one using a 4:2 compressor as the main logic block, the second one using a number of standard CMOS logic gates and the third one using transmission gates. The first two adders compare favorably against other competing adders in terms of simplicity of design and hardware used. Even though the third one uses more transistors in its implementation, it is faster than the fastest RBA cell reported in the literature.
Keywords :
CMOS logic circuits; adders; delays; logic design; 4:2 compressor; CMOS logic gates; RBA cell; arithmetic circuits; constant time addition property; delay optimization; redundant binary adders; transmission gates; Adders; Application software; CMOS logic circuits; Chip scale packaging; Delay effects; Digital arithmetic; Electronic equipment; Encoding; Hardware; Logic gates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2006. ICECS '06. 13th IEEE International Conference on
Conference_Location :
Nice
Print_ISBN :
1-4244-0395-2
Electronic_ISBN :
1-4244-0395-2
Type :
conf
DOI :
10.1109/ICECS.2006.379838
Filename :
4263416
Link To Document :
بازگشت