DocumentCode :
2959853
Title :
Optimized Design of a Digital IQ Demodulator Suitable for Adaptive Predistortion of 3rd Generation Base Station PAs
Author :
Rebai, Chiheb ; Ayari, Haythem ; Ghazel, Adel ; Boumaiza, Slim ; Ghannouchi, Fadhel
Author_Institution :
Ecole Superieure des Commun. de Tunis, Ariana
fYear :
2006
fDate :
10-13 Dec. 2006
Firstpage :
573
Lastpage :
576
Abstract :
This paper presents an optimized design of a high-speed digital IQ demodulator intended for the implementation of the feedback path of an adaptive base band pre-distorter (DPD). Indeed, the optimization of the DPD linearization capability in terms of correction bandwidth and nonlinearity effects minimization is directly related to the accuracy and speed of the IQ demodulator. In this work, a digital IQ demodulator is designed, optimized and implemented in a Xilinx FPGA device. This allowed a high speed processing of about 200MHZ with a substantial reduction of the FPGA used gates.
Keywords :
demodulators; digital integrated circuits; distortion; field programmable gate arrays; integrated circuit design; linearisation techniques; power amplifiers; DPD linearization; adaptive predistortion; base station power amplifiers; correction bandwidth; digital IQ demodulator; feedback path; field programmable gate arrays; nonlinearity effects minimization; Base stations; Demodulation; Design engineering; Design optimization; Digital signal processing; Feedback; Field programmable gate arrays; Predistortion; Radio frequency; Signal synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2006. ICECS '06. 13th IEEE International Conference on
Conference_Location :
Nice
Print_ISBN :
1-4244-0395-2
Electronic_ISBN :
1-4244-0395-2
Type :
conf
DOI :
10.1109/ICECS.2006.379853
Filename :
4263431
Link To Document :
بازگشت