Title :
An FPGA based digital radar receiver for soft radar
Author :
Walke, R.L. ; Dudley, J. ; Sadler, D.
Author_Institution :
Real-Time Syst. Lab., DERA (Malvern), UK
fDate :
Oct. 29 2000-Nov. 1 2000
Abstract :
Field programmable gate arrays (FPGAs) offer much of the flexibility of programmable DSP processors but with performance closer to application specific integrated circuits (ASICs). As a consequence their use is rapidly growing in demanding DSP applications where low power is not critical and high volumes do not justify the high nonrecurring engineering costs of an ASIC. In this paper we present an FPGA implementation of a digital radar receiver on Xilinx Virtex FPGAs for Soft Radar-a reprogrammable radar system exploiting an open-system architecture. The receiver consists of a simple digital downconverter (DDC) and three stages of FIR filtering. Although the filters are quite different, they have been generated from a single parameterised VHDL description. We present the core architecture and the results of the filter and receiver implementation in an FPGA. On an XCV1000-6 we achieve a processing clock rate of 138 MHz for the receiver.
Keywords :
FIR filters; field programmable gate arrays; radar receivers; radar signal processing; 138 MHz; ASICs; FIR filtering; FPGA based digital radar receiver; VHDL; XCV1000-6; Xilinx Virtex FPGAs for Soft Radar; application specific integrated circuits; core architecture; digital downconverter; digital radar receiver; field programmable gate arrays; open-system architecture; receiver implementation; reprogrammable radar system; soft radar; Application specific integrated circuits; Clocks; Costs; Digital filters; Digital signal processing; Field programmable gate arrays; Filtering; Finite impulse response filter; Power engineering and energy; Radar;
Conference_Titel :
Signals, Systems and Computers, 2000. Conference Record of the Thirty-Fourth Asilomar Conference on
Conference_Location :
Pacific Grove, CA, USA
Print_ISBN :
0-7803-6514-3
DOI :
10.1109/ACSSC.2000.910920