DocumentCode :
2960381
Title :
Architectural evaluation of flexible digital signal processing for wireless receivers
Author :
Ning Zhang ; Brodersen, Robert W.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
Volume :
1
fYear :
2000
fDate :
Oct. 29 2000-Nov. 1 2000
Firstpage :
78
Abstract :
The combined requirements for high-performance, low-power and flexibility is the critical design issue for future wireless digital receivers. We propose using function-specific architectures to provide sufficient flexibility identified at system level that have low energy consumption overhead. In this paper, we evaluate this approach and compare energy efficiency and computation density to other reconfigurable architectures based on different configuration granularities. Two major processing blocks of an OFDM receiver, FFT and Viterbi decoder, are used as design examples.
Keywords :
OFDM modulation; Viterbi decoding; digital radio; digital signal processing chips; fast Fourier transforms; pipeline processing; radio receivers; reconfigurable architectures; signal processing; FFT; OFDM receiver; Viterbi decoder; architectural evaluation; computation density; design; energy efficiency; flexible digital signal processing; function-specific architectures; future wireless digital receivers; reconf; system level; wireless receivers; Bandwidth; Bit error rate; Computer architecture; Decoding; Delay; Digital signal processing; Energy efficiency; OFDM; Viterbi algorithm; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2000. Conference Record of the Thirty-Fourth Asilomar Conference on
Conference_Location :
Pacific Grove, CA, USA
ISSN :
1058-6393
Print_ISBN :
0-7803-6514-3
Type :
conf
DOI :
10.1109/ACSSC.2000.910921
Filename :
910921
Link To Document :
بازگشت