Title :
Virtual synaptic interconnect using an asynchronous network-on-chip
Author :
Rast, Alexander D. ; Yang, Shufan ; Khan, Mukaram ; Furber, Steve B.
Author_Institution :
Sch. of Comput. Sci., Univ. of Manchester, Manchester
Abstract :
Given the limited current understanding of the neural model of computation, hardware neural network architectures that impose a specific relationship between physical connectivity and model topology are likely to be overly restrictive. Here we introduce, in the SpiNNaker chip, an alternative approach: a mappable virtual topology using an asynchronous network-on-chip (NoC) that decouples the ldquologicalrdquo connectivity map from the physical wiring. Borrowing the established digital RAM model for synapses, we develop a concurrent memory access channel optimised for neural processing that allows each processing node to perform its own synaptic updates as if the synapses were local to the node. The highly concurrent nature of interconnect access, however, requires careful design of intermediate buffering and arbitration. We show here how a locally buffered, one-transaction-per-node model with multiple synapse updates per transaction enables the local node to offload continuous burst traffic from the NoC, allowing for a hardware-efficient design that supports biologically realistic speeds. The design not only presents a flexible model for neural connectivity but also suggests an ideal form for general-purpose high-performance on-chip interconnect.
Keywords :
asynchronous circuits; integrated circuit design; logic design; network topology; network-on-chip; neural nets; random-access storage; SpiNNaker chip; asynchronous network-on-chip; buffering; burst traffic; concurrent memory access channel; digital RAM model; hardware neural network architecture; logical connectivity map; neural connectivity; neural model; neural processing; one-transaction-per-node model; virtual synaptic interconnect; virtual topology; Biological system modeling; Computational modeling; Computer architecture; Computer networks; Network topology; Network-on-a-chip; Neural network hardware; Neural networks; Physics computing; Wiring;
Conference_Titel :
Neural Networks, 2008. IJCNN 2008. (IEEE World Congress on Computational Intelligence). IEEE International Joint Conference on
Conference_Location :
Hong Kong
Print_ISBN :
978-1-4244-1820-6
Electronic_ISBN :
1098-7576
DOI :
10.1109/IJCNN.2008.4634181