DocumentCode :
2960839
Title :
A buffer-space allocation approach for application-specific Network-on-Chip
Author :
Bakhouya, M. ; Chariete, A. ; Gaber, J. ; Wack, M.
Author_Institution :
Univ. de Technol. de Belfort-Montbeliard, Belfort, France
fYear :
2011
fDate :
27-30 Dec. 2011
Firstpage :
263
Lastpage :
267
Abstract :
Rapid advances in technology and design tools enabled today engineers to design system-on-chip containing large number of cores. These systems have limited resources and should be implemented with very little silicon area overhead. Several studies have demonstrated that buffers inside switches of the on-chip interconnect take a significant portion of the system silicon area that can affects the performance and the energy consumption. Therefore, their size should be carefully customized to match communication patterns of a target application. In this paper, a compartmental Fluid-flow based modeling approach is presented to allocate required resource for each buffer based on the application traffic pattern. Simulations are conducted and preliminary results are reported to show the efficiency of the Fluid-flow based modeling method for a buffer space allocation.
Keywords :
buffer circuits; flow; integrated circuit design; integrated circuit interconnections; network-on-chip; resource allocation; application-specific network-on-chip; buffer-space allocation approach; compartmental fluid-flow based modeling; on-chip interconnect; system silicon area; system-on-chip design; Analytical models; Calculus; Computational modeling; Computer architecture; Resource management; Silicon; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Systems and Applications (AICCSA), 2011 9th IEEE/ACS International Conference on
Conference_Location :
Sharm El-Sheikh
ISSN :
2161-5322
Print_ISBN :
978-1-4577-0475-8
Electronic_ISBN :
2161-5322
Type :
conf
DOI :
10.1109/AICCSA.2011.6126621
Filename :
6126621
Link To Document :
بازگشت