DocumentCode :
2962466
Title :
Address Generation Techniques for Conflict Free Parallel Memory Accessing in FFT Architectures
Author :
Reisis, D. ; Vlassopoulos, N.
Author_Institution :
Nat. & Kapodistrian Univ. of Athens, Athens
fYear :
2006
fDate :
10-13 Dec. 2006
Firstpage :
1188
Lastpage :
1191
Abstract :
Speeding up FFT computations is critical for today´s real time systems targeting signal processing and telecommunication applications. Aiming at the performance improvement and the efficiency of FFT architectures this paper presents an address generation technique which enables a b-radix processing stage to access in parallel b memory banks without conflicts and leads to increasing the speedup of the algorithm by a factor of b. The address generation can be realized in each b-radix stage by the use of look up tables of size O(b2) bits. The proposed technique is cost efficient and leads to the design of FFT architectures of high speed and high sustained throughput.
Keywords :
computational complexity; fast Fourier transforms; parallel architectures; parallel memories; FFT architecture; address generation technique; b-radix processing; conflict free parallel memory access; Clocks; Computer architecture; Concurrent computing; Delay; Discrete Fourier transforms; Energy consumption; Fast Fourier transforms; Frequency; Signal processing algorithms; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2006. ICECS '06. 13th IEEE International Conference on
Conference_Location :
Nice
Print_ISBN :
1-4244-0395-2
Electronic_ISBN :
1-4244-0395-2
Type :
conf
DOI :
10.1109/ICECS.2006.379653
Filename :
4263585
Link To Document :
بازگشت