DocumentCode :
2962759
Title :
FPGA implementation of decimal processors for hardware acceleration
Author :
Borup, Nicolas ; Dindorp, Jonas ; Nannarelli, Alberto
Author_Institution :
Dept. Inf. & Math. Modelling, Tech. Univ. of Denmark, Lyngby, Denmark
fYear :
2011
fDate :
14-15 Nov. 2011
Firstpage :
1
Lastpage :
4
Abstract :
Applications in non-conventional number systems can benefit from accelerators implemented on reconfigurable platforms, such as Field Programmable Gate-Arrays (FPGAs). In this paper, we show that applications requiring decimal operations, such as the ones necessary in accounting or financial transactions, can be accelerated by Application Specific Processors (ASPs) implemented on FPGAs. For the case of a telephone billing application, we demonstrate that by accelerating the program execution on a FPGA board connected to the computer by a standard bus, we obtain a significant speed-up over its execution on the CPU of the hosting computer.
Keywords :
accelerometers; field programmable gate arrays; reconfigurable architectures; FPGA implementation; accelerators; decimal processors; field programmable gate arrays; financial transactions; hardware acceleration; hosting computer; nonconventional number systems; reconfigurable platforms; speed up; telephone billing application; Benchmark testing; Companies; Computers; Cryptography; Field programmable gate arrays; Hardware; Informatics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
NORCHIP, 2011
Conference_Location :
Lund
Print_ISBN :
978-1-4577-0514-4
Electronic_ISBN :
978-1-4577-0515-1
Type :
conf
DOI :
10.1109/NORCHP.2011.6126729
Filename :
6126729
Link To Document :
بازگشت