DocumentCode :
2967300
Title :
A novel single slope ADC design for wide dynamic range CMOS image sensors
Author :
Yeh, Shang-Fu ; Hsieh, Chih-Cheng ; Cheng, Chiao-Jen ; Liu, Chun-Kai
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2011
fDate :
28-31 Oct. 2011
Firstpage :
889
Lastpage :
892
Abstract :
This paper presents a novel single slope ADC design for dual-exposure wide dynamic range CMOS image sensor (CIS). The proposed design achieves column-wise high/low illuminated pixel detection, and only the `adequate´ signal (lone-or short-exposure) is digitized. Since high/low-illuminated pixel detection is accomplished by the proposed SS ADC, each pixel is read out once during a wide DR frame and the power dissipation is hence reduced. The dynamic range expansion ratio is programmable and depends on the time ratio of long-exposure to short-exposure period. A 160×140 wide DR CIS chip with proposed SS ADC was realized in 0.18um CIS technology. It achieves a sensitivity of 5.33V/lx·s and a noise floor of 15e- at 60frames/s. The measured dynamic range is 95dB with a 40dB boost by setting the exposure time ratio as 100. The resulting DNL is +0.7/-0.6 LSB and the column-FPN is below 0.1%.
Keywords :
CMOS image sensors; analogue-digital conversion; pixel detection; power dissipation; single slope ADC design; wide dynamic range CMOS image sensors; CMOS image sensors; Capacitors; Dynamic range; Equations; Hip; Semiconductor device measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Sensors, 2011 IEEE
Conference_Location :
Limerick
ISSN :
1930-0395
Print_ISBN :
978-1-4244-9290-9
Type :
conf
DOI :
10.1109/ICSENS.2011.6127043
Filename :
6127043
Link To Document :
بازگشت