DocumentCode
2968131
Title
Pattern generation for a deterministic BIST scheme
Author
Hellebrand, S. ; Reeb, B. ; Tarnick, S. ; Wunderlich, H.-J.
Author_Institution
Siegen Univ., Germany
fYear
1995
fDate
5-9 Nov. 1995
Firstpage
88
Lastpage
94
Abstract
Recently a deterministic built-in self-test scheme has been presented based on reseeding of multiple-polynomial linear feedback shift registers. This scheme encodes deterministic test sets at distinctly lower costs than previously known approaches. In this paper it is shown how this scheme can be supported during test pattern generation. The presented ATPG algorithm generates test sets which can be encoded very efficiently. Experiments show that the area required for synthesizing a BIST scheme that encodes these patterns is significantly less than the area needed for storing a compact test set. Furthermore, it is demonstrated that the proposed approach of combining ATPG and BIST synthesis leads to a considerably reduced hardware overhead compared to encoding a conventionally generated test set.
Keywords
built-in self test; logic testing; shift registers; built-in self-test; deterministic BIST; linear feedback shift registers; test pattern generation; test set; Automatic test pattern generation; Automatic testing; Built-in self-test; Circuit faults; Circuit synthesis; Circuit testing; Encoding; Hardware; System testing; Test pattern generators;
fLanguage
English
Publisher
ieee
Conference_Titel
Computer-Aided Design, 1995. ICCAD-95. Digest of Technical Papers., 1995 IEEE/ACM International Conference on
Conference_Location
San Jose, CA, USA
ISSN
1092-3152
Print_ISBN
0-8186-8200-0
Type
conf
DOI
10.1109/ICCAD.1995.479997
Filename
479997
Link To Document