Title :
Reduced pull-in time of PLLS using a triple path PFD and a resistor scalar scheme
Author :
Lin, Minglang ; Erdogan, Ahmet T. ; Arslan, Tughrul ; Stoica, Adrian
Author_Institution :
Univ. of Edinburgh, Edinburgh
Abstract :
A fast pull-in and locking PLL-based frequency synthesizer with a triple-path nonlinear phase frequency detector (TPNPFD) scheme is presented. The proposed scheme can pull the frequency to the target one significantly and can speed-up the lock-in process without losing stability. There are two key features in this novel architecture: the charge-pump current just increases k times of the traditional one while the loop bandwidth increases to komegaC; the loop capacitors are always set to 1/k of the traditional one regardless of the change of the loop bandwidth. Moreover a resistor scalar scheme by using an extra scaling current technique is also presented in this paper for saving chip area of the loop resistor. Thus the chip area and power consumption should be substantially reduced in this proposed scheme.
Keywords :
frequency synthesizers; phase locked loops; PLLS; charge pump current; frequency synthesizer; locking PLL; loop bandwidth; loop capacitors; pull in time; resistor scalar scheme; triple path PFD; Bandwidth; Charge pumps; Frequency synthesizers; Linear systems; Phase frequency detector; Phase locked loops; Phase noise; Resistors; Stability; Voltage-controlled oscillators;
Conference_Titel :
Design & Technology of Integrated Systems in Nanoscale Era, 2007. DTIS. International Conference on
Conference_Location :
Rabat
Print_ISBN :
978-1-4244-1277-8
Electronic_ISBN :
978-1-4244-1278-5
DOI :
10.1109/DTIS.2007.4449505