Title :
Error probability in synchronous digital circuits due to power supply noise
Author :
Martorell, Ferran ; Pons, Marc ; Rubio, Antonio ; Moll, Francesc
Author_Institution :
Univ. Polytech. de Catalunya, Barcelona
Abstract :
This paper presents a probabilistic approach to model the problem of power supply voltage fluctuations. Error probability calculations are shown for some 90-nm technology digital circuits. The analysis here considered gives the timing violation error probability as a new design quality factor in front of conventional techniques that assume the full perfection of the circuit. The evaluation of the error bound can be useful for new design paradigms where retry and self-recovering techniques are being applied to the design of high performance processors. The method here described allows to evaluate the performance of these techniques by means of calculating the expected error probability in terms of power supply distribution quality.
Keywords :
digital circuits; error statistics; logic design; noise; power supply circuits; design quality factor; error probability; power supply distribution quality; power supply noise; size 90 nm; synchronous digital circuits; voltage fluctuations; CMOS technology; Circuit noise; Digital circuits; Error probability; Integrated circuit noise; Integrated circuit technology; Power supplies; Timing; Very large scale integration; Voltage fluctuations; CMOS synchronous circuits; Error probability; power supply noise;
Conference_Titel :
Design & Technology of Integrated Systems in Nanoscale Era, 2007. DTIS. International Conference on
Conference_Location :
Rabat
Print_ISBN :
978-1-4244-1277-8
Electronic_ISBN :
978-1-4244-1278-5
DOI :
10.1109/DTIS.2007.4449513