• DocumentCode
    2970461
  • Title

    Class D audio amplifier with trim-able ramp generator design theory and design implementation for portable applications

  • Author

    Salahddine, Krit ; Qjidaa, Hassan

  • Author_Institution
    Lab. d´´Electron., Fes
  • fYear
    2007
  • fDate
    2-5 Sept. 2007
  • Firstpage
    208
  • Lastpage
    212
  • Abstract
    This paper presents a single chip class D amplifier with two selectable gains 6 dB & 9 dB, 1.4 W output power and 86% efficiency with an 8 ohm load. This chip uses a frequencies trim-able ramp generator. Input Clock Frequency Range with 250 kHz - 550 kHz and 8 bits trim, 4 bits (LSB) to trim the ramp amplitude to vdd/5 peak-to-peak, 4 bits (MSB) to adjust the ramp continuity, the trimming procedures consists on putting a zero input signal, and adjust the trim code such as to get a 50% duty cycle Pulse Wide Modulation output signal, Reduction of inter- modulation in case of mixing of Audio and Voice. It operates with a 2.5 V to 5.5 V supply voltage, 0.35 um, double- poly, triple-metal BiCMOS process. It has an area of 1.5 times 1.2 mm2 and it achieves a THD as low as 0.04%, with a flatband response between 20 Hz and 20 kHz.
  • Keywords
    BiCMOS integrated circuits; audio-frequency amplifiers; ramp generators; class D audio amplifier; input clock frequency range; pulse wide modulation output signal; trimable ramp generator design theory; triple-metal BiCMOS process; Amplitude modulation; BiCMOS integrated circuits; Clocks; Frequency; Gain; Modulation coding; Power amplifiers; Power generation; Pulse modulation; Voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design & Technology of Integrated Systems in Nanoscale Era, 2007. DTIS. International Conference on
  • Conference_Location
    Rabat
  • Print_ISBN
    978-1-4244-1277-8
  • Electronic_ISBN
    978-1-4244-1278-5
  • Type

    conf

  • DOI
    10.1109/DTIS.2007.4449521
  • Filename
    4449521