DocumentCode :
2973027
Title :
The architecture and placement algorithm for a uni-directional routing based 3D FPGA
Author :
Junsong Hou ; Heng Yu ; Yajun Ha ; Xin Liu
Author_Institution :
Dept. of Electr. & Comput. Eng., Nat. Univ. of Singapore, Singapore, Singapore
fYear :
2013
fDate :
9-11 Dec. 2013
Firstpage :
28
Lastpage :
33
Abstract :
Three-Dimensional (3D) FPGA as a promising design trend, achieves significant performance improvement over conventional 2D-based FPGA. The maturity of the uni-directional routing architecture design, which achieves 25% area saving in area-delay-product (ADP) over bi-directional routing architectures, has driven major vendors such as Xilinx and Altera to switch to such architecture in their 2D-based products. However, few studies were contributed to exploring performance-optimal uni-directional 3D routing architectures. In this paper, we propose and evaluate a novel uni-directional 3D routing architecture named UNI-3D. Additionally, in the EDA counterpart, we also propose an improved simulated annealing (SA)-based placement algorithm that caters the unidirectional architecture, to alleviate signal propagation imbalance in the vertical channels resulted from using conventional bi-directional based SA approach. Our simulation results show that our proposed architecture is able to achieve up to 28.44% of delay reduction and 26.21% planar channel width reduction compared with the baseline 2D uni-directional architecture. At the same time, the proposed SA algorithm is able to improve the average vertical channel width up to 16% compared to state-of-the-art works.
Keywords :
field programmable gate arrays; integrated circuit modelling; multiplexing equipment; simulated annealing; three-dimensional integrated circuits; 3D FPGA; ADP; Altera; EDA counterpart; SA-based placement algorithm; UNI-3D; Xilinx; area-delay-product; average vertical channel width; novel unidirectional 3D routing architecture; signal propagation imbalance; simulated annealing-based placement algorithm; three-dimensional FPGA; unidirectional routing architecture design; vertical channels; Delays; Field programmable gate arrays; Multiplexing; Routing; Switches; Three-dimensional displays; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology (FPT), 2013 International Conference on
Conference_Location :
Kyoto
Print_ISBN :
978-1-4799-2199-7
Type :
conf
DOI :
10.1109/FPT.2013.6718325
Filename :
6718325
Link To Document :
بازگشت