DocumentCode :
2973764
Title :
High speed with low power folding and interpolating ADC using two types of comparator in CMOS 0.18um technology
Author :
Ahmad, Wan Rosmaria Wan ; Hassan, Siti Lailatul Mohd ; Halim, Ili Shairah Abdul ; Abdullah, Noor Ezan ; Mazlan, Ifzuan
Author_Institution :
Dept. of Electron., Univ. Teknol. MARA, Shah Alam, Malaysia
fYear :
2012
fDate :
24-27 June 2012
Firstpage :
715
Lastpage :
720
Abstract :
This paper describes the design of a 8-bit CMOS folding and interpolating Analog to Digital Converter (ADC) with high speed comparator. The objective of this paper is to design and identify the performance of the ADC with two types of comparator. Another objective of this paper is to minimize the power consumption of the ADC circuit from a comparator. Flash ADC is one of the faster ways to convert any analog signal to a digital signal. It uses folding and interpolating techniques allow each comparator of the ADC to be reused several times over the full scale input range. In addition, interpolating technique can reduce the number of folding circuit required in a folding ADC hence further improve the performance of the ADC in term of capacitive loading and power consumption. Besides that, 70 percent speed of the ADC also depends on the comparator. If we use very fast and stable comparator, the ADC will be more fast and effectively to do the next applications. The simulation results indicate that the comparator design 1 achieved lower power operation rather than comparator design 2 with a minimum number of transistors used, 2GHz of input signal and 497.02mW of power consumption from a single 2V supply based to Gateway Silvaco EDA tools simulation result.
Keywords :
CMOS integrated circuits; UHF transistors; analogue-digital conversion; comparators (circuits); interpolation; power consumption; CMOS technology; Gateway Silvaco EDA tools simulation; analog signal; analogue-digital conversion; digital signal; flash ADC interpolation; frequency 2 GHz; high speed comparator; low power folding; power 497.02 mW; power consumption; size 0.18 mum; transistors; voltage 2 V; word length 1 bit; Flash ADC; comparator; folding and interpolating;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Humanities, Science and Engineering Research (SHUSER), 2012 IEEE Symposium on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4673-1311-7
Type :
conf
DOI :
10.1109/SHUSER.2012.6268907
Filename :
6268907
Link To Document :
بازگشت