DocumentCode :
2973991
Title :
Modified circuit design technique for feedthrough logic
Author :
Sahoo, Soumyashree R. ; Mahapatra, Kamala Kanta
Author_Institution :
Dept. of Electron. & Commun. Eng., Gandhi Inst. for Technol., Bhubaneswar, India
fYear :
2012
fDate :
21-22 Nov. 2012
Firstpage :
1
Lastpage :
5
Abstract :
In this paper a circuit design technique to reduce dynamic power consumption of a new CMOS domino logic family called feedthrogh logic is presented. The need for low power circuit with high speed has made it common practice to use feedthrough logic. The proposed modified circuit has very low dynamic power consumption compared to recently proposed circuit techniques for feedthrough logic styles. The proposed circuit is simulated using 0.18 μm, 1.8 V CMOS process technology. Intensive simulation results in cadence environment shows that the proposed modified circuit reduces the dynamic power consumption approximately 24% along with a significant reduction in power delay product, as compared to existing feedthrough logic.
Keywords :
CMOS logic circuits; delay circuits; integrated circuit design; logic circuits; logic design; CMOS domino feedthrough logic circuit process; low power circuit; modified circuit design technique; power consumption; power delay product; size 0.18 mum; voltage 1.8 V; Adders; CMOS integrated circuits; Delay; Inverters; MOS devices; Power demand; Propagation delay; dynamic CMOS logic circuit; feedthrough logic (FTL); low power; ripple carry adder (RCA);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing and Communication Systems (NCCCS), 2012 National Conference on
Conference_Location :
Durgapur
Print_ISBN :
978-1-4673-1952-2
Type :
conf
DOI :
10.1109/NCCCS.2012.6412974
Filename :
6412974
Link To Document :
بازگشت