Title :
A simple architecture for ATM switching systems
Author :
Cheng, Wang-Jiunn ; Chen, Wen-Tsuen
Author_Institution :
Dept. of Comput. Sci., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
Proposes a new self-routing ATM switch. The switch is constructed based on a banyan network in which each inter-stage link is dilated by the stage number power of 2, each dilated link is concentrated from 2 d+1 to 2d multiple paths after stage d, and a new proposed shared-link design is used to reduce the cell blocking probabilities yielded by the concentration. By the scheme of interleaving the dilation, concentration, and sharing idle links after stage d, the new network has the advantages: (1) the delay-throughput performance is approximately the same as that of a knockout network with 2d output links per output concentrator under the uniform traffic; (2) the hardware cost of network is of O(d2dnlogn)≈O(nlogn) as d is small; (3) the self-routing mechanism is very simple and identical to that of a banyan network; and (4) it is very feasible in VLSI design that only three simple and regular CMOS chips are enough to construct any size of ATM switch
Keywords :
CMOS digital integrated circuits; VLSI; asynchronous transfer mode; channel capacity; delays; electronic switching systems; multistage interconnection networks; telecommunication network routing; ATM switching systems; CMOS chips; VLSI design; architecture; banyan network; cell blocking probabilities; concentration; delay-throughput performance; dilation; hardware cost; inter-stage link; interleaving; self-routing ATM switch; shared-link design; traffic; Asynchronous transfer mode; Costs; Delay; Hardware; Packet switching; Routing; Switches; Switching systems; Telecommunication traffic; Throughput;
Conference_Titel :
INFOCOM '95. Fourteenth Annual Joint Conference of the IEEE Computer and Communications Societies. Bringing Information to People. Proceedings. IEEE
Conference_Location :
Boston, MA
Print_ISBN :
0-8186-6990-X
DOI :
10.1109/INFCOM.1995.515999