Title :
A Single-Stream Pipelined Instruction Decompression System for Embedded Microprocessors
Author :
Jeang, Yuan-Long ; Wey, Tzuu-Shaang ; Wang, Hung-Yu ; Tai, Chih-Chung
Author_Institution :
Kun Shan University
Abstract :
For instruction decompression, techniques such as single buffering, double buffering and pipelining have been proposed. However, due to jumping penalty, these techniques incur more delays in pipeline or system has to be stopped to refill the cache buffers. A Pipeline with Back-up for Flushing (PBF) technique has been developed that incurs no delay and without stopping due to jumping. However, the first instruction of each basic block should not be compressed and be put in another ROM, and thus the compression ratio should be sacrificed. This paper improves the PBF technique such that a single program ROM needed only. The simulation results for several benchmarks show that the average compression ratio is decreased about 11%, and the hardware cost deceased about 8%.
Keywords :
Chip scale packaging; Circuits; Costs; Delay; Energy consumption; Hardware; Microprocessors; Pipeline processing; Read only memory; Reduced instruction set computing;
Conference_Titel :
Intelligent Information Hiding and Multimedia Signal Processing, 2006. IIH-MSP '06. International Conference on
Conference_Location :
Pasadena, CA, USA
Print_ISBN :
0-7695-2745-0
DOI :
10.1109/IIH-MSP.2006.265067