DocumentCode :
2977112
Title :
Circuit-design oriented modelling of the recovery BTI component and post-BD gate currents
Author :
Martin-Martinez, J. ; Kaczer, B. ; Boix, J. ; Ayala, N. ; Rodriguez, R. ; Nafria, M. ; Aymerich, X. ; Zuber, P. ; Dierickx, B. ; Groeseneken, G.
Author_Institution :
Dept. Eng. Electron., Univ. Autonoma de Barcelona, Bellaterra
fYear :
2009
fDate :
11-13 Feb. 2009
Firstpage :
156
Lastpage :
159
Abstract :
In ultra-scaled technologies, the absence of suitable models for the MOSFET aging mechanisms leads to a lack of understanding of their real impact on the circuit performance and reliability. In this work, models for two of the main reliability issues at device level, bias temperature instability (BTI) and time dependent dielectric breakdown (TDDB), are presented. The models cover important properties of both phenomena, such as the threshold voltage recovery for BTI or the transistor area and voltage dependences for TDDB. Both models, which can be easily implemented in circuit simulators, have been used to study the BTI and TDDB impact in invertors and current mirrors performance, respectively.
Keywords :
MOSFET; recovery; semiconductor device breakdown; semiconductor device models; semiconductor device reliability; MOSFET aging; bias temperature instability; circuit-design oriented modelling; post-BD gate currents; reliability; threshold voltage recovery; time dependent dielectric breakdown; Aging; Capacitors; Circuit simulation; Dielectric breakdown; Inverters; MOSFET circuits; Mirrors; Stress; Temperature dependence; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices, 2009. CDE 2009. Spanish Conference on
Conference_Location :
Santiago de Compostela
Print_ISBN :
978-1-4244-2838-0
Electronic_ISBN :
978-1-4244-2839-7
Type :
conf
DOI :
10.1109/SCED.2009.4800454
Filename :
4800454
Link To Document :
بازگشت