Title :
A Modified Pipeline FFT Architecture
Author :
Wang, Hung-Yu ; Wu, Jhong-Jhou ; Chiu, Chun-Wei ; Lai, Yu-Hsuan
Author_Institution :
Electron. Eng., KUAS, Kaohsiung, Taiwan
Abstract :
This paper presents a modified pipeline single-path delay feedback (SDF) fast Fourier transform (FFT) architecture. The canonic signed digit (CSD) representation is used to design the function of complex multiplier, which is the main function block in the FFT processor. The processor of a 16-bit 16-point pipeline FFT is realized on the Xilinx Virtex-4 FPGAs. The achieved maximum clock frequency is 196.8 MHz, utilizing 310 out of 49152 slices and 241 out of 98304 look-up tables. Another 16-bit 64-point pipeline FFT processor is also realized. The achieved maximum clock frequency is 111.2 MHz, utilizing 1303 out of 49152 slices and 2065 out of 98304 look-up tables. Comparing with the conventional complex multiplier, the derived results show the proposed design has improved efficiency on Virtex-4.
Keywords :
fast Fourier transforms; field programmable gate arrays; microprocessor chips; FFT processor; Xilinx Virtex-4 FPGA; canonic signed digit representation; clock frequency; complex multiplier; frequency 196.8 MHz; function block; modified pipeline FFT architecture; single-path delay feedback fast Fourier transform architecture; word length 16 bit; Adders; Artificial neural networks; Computer architecture; Delay; Field programmable gate arrays; Hardware; Pipelines; CSD; FFT; FPGA; complex multiplier;
Conference_Titel :
Electrical and Control Engineering (ICECE), 2010 International Conference on
Conference_Location :
Wuhan
Print_ISBN :
978-1-4244-6880-5
DOI :
10.1109/iCECE.2010.1114