DocumentCode :
2977963
Title :
Energy-Aware Cache Partition Based on Way-Adaptable in CMP
Author :
Fang Juan ; Wang Shuai
Author_Institution :
Coll. of Comput. Sci., Beijing Univ. of Technol., Beijing, China
fYear :
2012
fDate :
14-16 Dec. 2012
Firstpage :
548
Lastpage :
551
Abstract :
Improving processor performance and reducing energy consumption of the cache has become research topic of the next-generation processor. This paper proposes a new mechanism that implemented in CMP to reduce energy consumption, which based on dynamically way-adaptable cache. The mechanism mainly consists of way reallocate module and dynamic power control module. Way reallocate module reassign ways between cores based on thread´s working set on the execution of the program. Our mechanism implements low power consumption by dynamic power control module. The proposed scheme based on dynamically way-adaptable cache is implemented and simulated. We applied several programs selected from SPEC2000 as benchmarks. Experiment results show our present scheme can reduce power consumption 18.6%, 14.7% on average with little performance degrade or no performance degrade.
Keywords :
cache storage; energy conservation; microprocessor chips; multiprocessing systems; power aware computing; CMP; SPEC2000 program; chip multiprocessor; dynamic power control module; energy consumption reduction; energy-aware cache partition; processor performance; way reallocate module; way-adaptable cache; Educational institutions; Energy consumption; Measurement; Multicore processing; Power control; Power demand; CMP; power conservation; way-adaptable caches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Computing, Applications and Technologies (PDCAT), 2012 13th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-0-7695-4879-1
Type :
conf
DOI :
10.1109/PDCAT.2012.73
Filename :
6589335
Link To Document :
بازگشت