Title :
Methods for true power minimization
Author :
Brodersen, Robert W. ; Horowitz, Mark A. ; Markovic, Dejan ; Nikolic, Borivoje ; Stojanovic, Vladimir
Author_Institution :
California Univ., Berkeley, CA, USA
Abstract :
This paper presents methods for efficient power minimization at circuit and micro-architectural levels. The potential energy savings are strongly related to the energy profile of a circuit. These savings are obtained by using gate sizing, supply voltage, and threshold voltage optimization, to minimize energy consumption subject to a delay constraint. The true power minimization is achieved when the energy reduction potentials of all tuning variables are balanced. We derive the sensitivity of energy to delay for each of the tuning variables, connecting its energy saving potential to the physical properties of the circuit. This helps to develop understanding of optimization performance and identify the most efficient techniques for energy reduction. The optimizations are applied to some examples that span typical circuit topologies including inverter chains, SRAM decoders, and adders. At a delay of 20% larger than the minimum, energy savings of 40% to 70% are possible, indicating that achieving peak performance is expensive in terms of energy. Energy savings of about 50% can be achieved without delay penalty with the balancing of sizes, supplies, and thresholds.
Keywords :
SRAM chips; adders; circuit optimisation; circuit tuning; delays; integrated circuit design; logic design; logic gates; low-power electronics; minimisation; network topology; SRAM decoders; adders; circuit energy profile; circuit level power minimization; circuit physical properties; circuit topologies; delay constraint; energy reduction potentials; energy savings; energy sensitivity; gate sizing; inverter chains; micro-architectural level power minimization; optimization performance; peak performance; power minimization methods; supply voltage optimization; threshold voltage optimization; tuning variables; Circuit optimization; Circuit topology; Constraint optimization; Delay; Energy consumption; Inverters; Joining processes; Minimization methods; Potential energy; Threshold voltage;
Conference_Titel :
Computer Aided Design, 2002. ICCAD 2002. IEEE/ACM International Conference on
Print_ISBN :
0-7803-7607-2
DOI :
10.1109/ICCAD.2002.1167511