DocumentCode :
2978660
Title :
8K-point Pipelined FFT/IFFT with Compact Memory for DVB-T using Block Floating-point Scaling Technique
Author :
Kim, Hui-Gon ; Yoon, Ki-Tae ; Youn, Jin-Sun ; Choi, Jun-Rim
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Kyungpook Nat. Univ., Daegu
fYear :
2009
fDate :
11-13 Feb. 2009
Firstpage :
1
Lastpage :
5
Abstract :
We Propose a 2K/4K/8K point FFT (Fast Fourier Transform) for OFDM (Orthogonal Frequency Division Multiplexing) of DVB-H (Digital Video Broadcast Terrestrial) Receiver. The proposed FFT architecture utilizes cascaded radix-4 single path feedback (SDF) structure based on the Radix-2/Radix-4 FFT algorithm. We use block floating point scaling technique in order to increase SQNR. The 2K/8K FFT consists of 5 cascaded stages of radix-4 and 3 stages of radix-2 butterfly units. The SQNR of 58 dB is achieved with 10-bit data input, 14-bit internal data and twiddle factors, and 18-bit data output. The core has 75,804 gates with 204,672 bits of RAM and 33,572 bits of ROM using 0.18 um CMOS technology.
Keywords :
CMOS memory circuits; OFDM modulation; digital video broadcasting; random-access storage; read-only storage; 8K-point pipelined FFT/IFFT; CMOS technology; DVB-H receiver; DVB-T; OFDM; block floating-point scaling technique; cascaded radix-4 single path feedback structure; compact memory; digital video broadcast terrestrial receiver; fast Fourier transform; orthogonal frequency division multiplexing; CMOS technology; Computer architecture; Computer science; Delay; Digital video broadcasting; Fast Fourier transforms; Feedback; Hardware; OFDM; Read-write memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Pervasive Computing, 2009. ISWPC 2009. 4th International Symposium on
Conference_Location :
Melbourne, VIC
Print_ISBN :
978-1-4244-2965-3
Electronic_ISBN :
978-1-4244-2966-0
Type :
conf
DOI :
10.1109/ISWPC.2009.4800549
Filename :
4800549
Link To Document :
بازگشت