Title :
Dummy Gate-Assisted n-MOSFET Layout for a Radiation-Tolerant Integrated Circuit
Author :
Min Su Lee ; Hee Chul Lee
Author_Institution :
Div. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
Abstract :
A dummy gate-assisted n-type metal oxide semiconductor field effect transistor (DGA n-MOSFET) layout was evaluated to demonstrate its effectiveness at mitigating radiation-induced leakage currents in a conventional n-MOSFET. In the proposed DGA n-MOSFET layout, radiation-induced leakage currents are settled by isolating both the source and drain from the sidewall oxides using a p+ layer and dummy gates. Moreover, the dummy gates and dummy Metal-1 layers are expected to suppress the charge trapping in the sidewall oxides. The inherent structure of the DGA n-MOSFET supplements the drawbacks of the enclosed layout transistor, which is also proposed in order to improve radiation tolerance characteristics. The Vg-Id simulation results of the DGA n-MOSFET layout demonstrated the effectiveness of eliminating such radiation-induced leakage current paths. Furthermore, the radiation exposure experimental results obtained with the fabricated DGA n-MOSFET layout also exhibited good performance with regard to the total ionizing dose tolerance.
Keywords :
MOSFET; integrated circuit layout; charge trapping suppression; dummy gate-assisted n-MOSFET layout; dummy metal-1 layers; n-type metal oxide semiconductor field effect transistor layout; p+ layer; radiation-induced leakage current mitigation; radiation-tolerant integrated circuit; sidewall oxides; total ionizing dose tolerance; Capacitance; Layout; Leakage currents; Logic gates; MOSFET circuits; Simulation; Transistors; Dummy gate-assisted n-MOSFET layout; layout modification; radiation hardening; radiation-induced leakage current; total ionizing dose;
Journal_Title :
Nuclear Science, IEEE Transactions on
DOI :
10.1109/TNS.2013.2268390