DocumentCode :
2979211
Title :
Repeater insertion and wire sizing optimization for throughput-centric VLSI global interconnects
Author :
Shah, Harshit ; Shiu, P. ; Bell, Brian ; Aldredge, Mamie ; Sopory, Namarata ; Davis, Jeff
Author_Institution :
Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2002
fDate :
10-14 Nov. 2002
Firstpage :
280
Lastpage :
284
Abstract :
As technology advances towards billion transistor systems, the cost of complex wire networks will require area efficient wiring methodologies. This paper explores the tradeoffs between wire latency, throughput and area for deep submicron (DSM) interconnect technologies. From basic physical models, optimal wiring sizing for repeater networks are rigorously derived and compared to HSPICE simulations. Key case studies from 250 nm to 70 nm technologies reveal that significant wire area reduction (20-50%) can be achieved with optimal wire sizing to maximize the throughput per unit wire area.
Keywords :
SPICE; VLSI; circuit optimisation; circuit simulation; driver circuits; integrated circuit design; integrated circuit interconnections; integrated circuit modelling; logic design; logic simulation; 250 nm; 70 nm; DSM technology; HSPICE simulations; VLSI global interconnect repeater insertion; area efficient wiring methodologies; complex wire network costs; deep submicron interconnect technologies; driver circuits; repeater network optimal wiring sizing; throughput per unit wire area maximization; throughput-centric VLSI wire sizing optimization; wire area reduction; wire latency/throughput/area tradeoffs; Costs; Delay; Driver circuits; Integrated circuit interconnections; Latches; Repeaters; Throughput; Very large scale integration; Wire; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2002. ICCAD 2002. IEEE/ACM International Conference on
ISSN :
1092-3152
Print_ISBN :
0-7803-7607-2
Type :
conf
DOI :
10.1109/ICCAD.2002.1167547
Filename :
1167547
Link To Document :
بازگشت