DocumentCode :
2979504
Title :
A parallel architecture graphics processor
Author :
Shirali, Nagesh S. ; Dudgeon, James E.
Author_Institution :
Alabama Univ., University, AL, USA
fYear :
1988
fDate :
11-13 Apr 1988
Firstpage :
108
Lastpage :
111
Abstract :
A parallel architecture for realizing a graphics system for real-time display of computer-generated images is proposed. The graphics architecture is configured with an arbitrary number of identical channels. The screen display space is partitioned into n2 zones. The implementation algorithms are distributed in three stages of n processors connected by n×n switches. The first stage rasterizes the objects. The second stage generates the depth values for the intermediate pixels when it receives two matching tags (i.e. two pixels with the same y coordinate). The x coordinates are then used as tags to communicate the depth values to the third stage. Since the depth values are passed, finding the minimum removes the hidden surfaces. Each channel generates its own version of the screen, and a combination unit combines these versions to produce the final image
Keywords :
computer graphic equipment; parallel architectures; computer-generated images; implementation algorithms; parallel architecture graphics processor; real-time display; Computer architecture; Computer displays; Computer graphics; Concurrent computing; Image converters; Image generation; Parallel architectures; Partitioning algorithms; Pixel; Real time systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Southeastcon '88., IEEE Conference Proceedings
Conference_Location :
Knoxville, TN
Type :
conf
DOI :
10.1109/SECON.1988.194825
Filename :
194825
Link To Document :
بازگشت