• DocumentCode
    2979853
  • Title

    High speed implementation of matrix inversion algorithms in orthogonal systolic architectures

  • Author

    Papadourakis, George M. ; Andre, Haritini

  • Author_Institution
    Dept. of Comput. Eng., Univ. of Central Florida, Orlando, FL, USA
  • fYear
    1988
  • fDate
    11-13 Apr 1988
  • Firstpage
    200
  • Lastpage
    204
  • Abstract
    The implementation of matrix inversion algorithms using the few instructions, multiple data, systolic architecture concept is presented. Specifically, two matrix inversion algorithms, one general and one for symmetric matrices, are implemented and incorporated in the architecture. To achieve high computational throughput, the systolic architecture is implemented using the logarithmic number system
  • Keywords
    parallel architectures; logarithmic number system; matrix inversion algorithms; orthogonal systolic architectures; Bandwidth; Computer architecture; Data engineering; Matrix decomposition; Signal processing; Signal processing algorithms; Symmetric matrices; Systolic arrays; Throughput; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Southeastcon '88., IEEE Conference Proceedings
  • Conference_Location
    Knoxville, TN
  • Type

    conf

  • DOI
    10.1109/SECON.1988.194843
  • Filename
    194843